发明名称 Digital phase locked loop with closed loop linearization technique
摘要 Apparatuses, systems, and a method for providing a digital phase-locked loop (PLL) are described. In one embodiment, an apparatus includes an integration-mode phase frequency detector (PFD) that compares a phase and frequency of a reference clock signal to a phase and frequency of a generated feedback clock signal and generates a digitized output signal. A digital loop filter (DLF) receives the digitized output signal and applies a linearization technique to the digitized output signal. The DLF includes a derivative gain unit of a derivative path, a proportional gain unit of a proportional path, and an integral gain unit of an integral path. The derivative path provides a direct proportional feedback loop path to the integration-mode PFD by compensating the integration of an integrator that receives output signals from the paths. The integration-mode PFD can be implemented with a hybrid circuit or a substantially digital circuit.
申请公布号 US7999586(B2) 申请公布日期 2011.08.16
申请号 US20090646953 申请日期 2009.12.23
申请人 INTEL CORPORATION 发明人 LEE HYUNG-JIN;YOUNG IAN A.
分类号 H03L7/06 主分类号 H03L7/06
代理机构 代理人
主权项
地址