发明名称 FPGA configuration bitstream encryption using modified key
摘要 Circuits, methods, and apparatus that prevent detection and erasure of a configuration bitstream or other data for an FPGA or other device. An exemplary embodiment of the present invention masks a user key in order to prevent its detection. In a specific embodiment, the user key is masked by software that performs a function on it a first number of times. The result is used to encrypt a configuration bitstream. The user key is also provided to an FPGA or other device, where the function is performed a second number of times and the result stored. When the device is configured, the result is retrieved, the function is performed on it the first number of times less the second number of times and then it is used to decrypt the configuration bitstream. A further embodiment uses a one-time programmable fuse (OTP) array to prevent erasure or modification.
申请公布号 US7984292(B1) 申请公布日期 2011.07.19
申请号 US20090559287 申请日期 2009.09.14
申请人 ALTERA CORPORATION 发明人 STREICHER KEONE;JEFFERSON DAVID;JOYCE JUJU;LANGHAMMER MARTIN
分类号 H04L29/06;G06F15/16 主分类号 H04L29/06
代理机构 代理人
主权项
地址