发明名称 4D DEVICE PROCESS AND STRUCTURE
摘要 a 4D device comprises a 2D multi-core logic and a 3D memory stack connected through the memory stack sidewall using a fine pitch T&J connection. The 3D memory in the stack is thinned from the original wafer thickness to no remaining Si. A tounge and groove device at the memory wafer top and bottom surfaces allows an accurate stack alignment. The memory stack also has micro-channels on the backside to allow fluid cooling. The memory stack is further diced at the fixed clock-cycle distance and is flipped on its side and re-assembled on to a template into a pseudo-wafer format. The top side wall of the assembly is polished and built with BEOL to fan-out and use the T&J fine pitch connection to join to the 2D logic wafer. The other side of the memory stack is polished, fanned-out, and bumped with C4 solder. The invention also comprises a process for manufacturing the device. In another aspect, the invention comprises a 4D process and device for over 50� greter than 2D memory density per die and an ultra high density memory.
申请公布号 US2011170266(A1) 申请公布日期 2011.07.14
申请号 US20100684779 申请日期 2010.01.08
申请人 IBM CORPORATION 发明人 HAENSCH WILFRIED;YU ROY R.
分类号 H05K7/20;B32B37/02;H01L21/306;H01L21/66;H01L21/78;H05K1/11;H05K1/14 主分类号 H05K7/20
代理机构 代理人
主权项
地址