发明名称 Math coprocessor
摘要 A math coprocessor 1300 includes a multiply-accumulate unit 1600. Multiplier-accumulate unit 1600 includes a multiplier array 1603 for selectively multiplying first and second operands, the first and second operands having a data type selected from the group including floating point and integer data types. An adder 1604 selectively performs addition and subtraction operations on third and fourth operands, the third and fourth operands selected by multiplexer circuitry from the contents of a set of associated source registers, data output from multiplier array 1603 and data output from adder 1604.
申请公布号 US7974996(B1) 申请公布日期 2011.07.05
申请号 US20060474545 申请日期 2006.06.26
申请人 CIRRUS LOGIC, INC. 发明人 NORTH GREGORY ALLEN;GANESHAN MURLI
分类号 G06F7/38;G06F7/52;G06F7/53;G06F7/544;G06F7/57;G06F9/38 主分类号 G06F7/38
代理机构 代理人
主权项
地址
您可能感兴趣的专利