发明名称 Reconfiguration of execution path upon verification of extension security information and disabling upon configuration change in instruction extensible microprocessor
摘要 Described is microprocessor architecture that includes at least one reconfigurable execution path (e.g., implemented via FPGAs or CPLDs). When an instruction is fetched, a mechanism determines whether the reconfigurable execution path (and/or which path) will handle that instruction. A content addressable memory may be used to determine the execution path when fed the instruction's operational code, or an arbiter and multiplexer may resolve conflicts if multiple instruction decode blocks recognize the same instruction. The execution path may be dynamically reconfigured, activated or deactivated as needed, such as to extend an instruction set, to optimize instructions for a particular application program, to implement a peripheral device, to provide parallel computing, and/or based on power consumption and/or processing power needs. Security may be provided by having the reconfigurable execution path loaded from an extension file that is associated with metadata, including security information.
申请公布号 US7975126(B2) 申请公布日期 2011.07.05
申请号 US20090407016 申请日期 2009.03.19
申请人 MICROSOFT CORPORATION 发明人 PITTMAN RICHARD NEIL;FORIN ALESSANDRO;LYNCH NATHANIEL L.
分类号 G06F9/30 主分类号 G06F9/30
代理机构 代理人
主权项
地址