发明名称 CLOCK-FORWARDING TECHNIQUE FOR HIGH-SPEED LINKS
摘要 A repeater circuit, such as a clock regeneration and multiplication circuit, is described. In this repeater circuit, a clock multiplier unit (CMU) generates an internal clock signal based on a forwarded clock signal, which is received on a link. Furthermore, a phase interpolator (PI) in the repeater circuit provides the output clock signal based on the forwarded clock signal and the internal clock signal. Note that the CMU and the PI filter reduce the cycle-to-cycle jitter in the forwarded clock signal and the internal clock signal, and that the output clock signal has a phase that is a weighted average of the phases of the forwarded clock signal and the internal clock signal. In addition, the relative weights of the forwarded clock signal and the internal clock signal (i.e., the amount of phase averaging and jitter filtering) may be adjusted based on a position or location on the link.
申请公布号 US2011150159(A1) 申请公布日期 2011.06.23
申请号 US20090642348 申请日期 2009.12.18
申请人 SUN MICROSYSTEMS, INC. 发明人 ALI TAMER M.;DROST ROBERT J.;YANG CHIH-KONG KEN
分类号 H04L7/00 主分类号 H04L7/00
代理机构 代理人
主权项
地址