发明名称 Method and apparatus for dithering in multi-bit sigma-delta digital-to-analog converters
摘要 A multi-bit (M-bit, M>1) Sigma-Delta digital-to-analog converter (DAC) with a variable resolution multi-bit quantizer that has its digital value inputs that are truncated or rounded to a resolution that follows a random or pseudo-random sequence to provide automatic dynamic dithering for removing undesired idle tones in the analog output of the Sigma-Delta DAC. Random numbers N(n) between 1 and M are provided, and M−N(n) least significant bits in each M-bit digital value at the output of the quantizer are forced to zero with a digital truncator or rounder. The random numbers N(n) may be provided by a random or pseudo-random sequence generator, e.g., Galois linear feedback shift register in combination with digital comparators and an adder.
申请公布号 US7961125(B2) 申请公布日期 2011.06.14
申请号 US20090571892 申请日期 2009.10.01
申请人 MICROCHIP TECHNOLOGY INCORPORATED 发明人 DEVAL PHILIPPE;QUIQUEMPOIX VINCENT;BARRETO ALEXANDRE
分类号 H03M1/20 主分类号 H03M1/20
代理机构 代理人
主权项
地址