发明名称 Apparatus and method for modeling coarse stepsize delay element and delay locked loop using same
摘要 A reference circuit and method for mitigating switching jitter and delay-locked loop (DLL) using same are provided. The reference circuit and method determine a number of steps of a fine delay line (FDL) that are equivalent to a step of a coarse delay line (CDL). Switching jitter of the DLL is reduced since the delay of the step of the CDL that is switched when on an underflow or overflow condition of the FDL is detected is equivalent to the delay of the provided number of steps of the FDL.
申请公布号 US7952404(B2) 申请公布日期 2011.05.31
申请号 US20080192215 申请日期 2008.08.15
申请人 MOSAID TECHNOLOGIES INCORPORATED 发明人 PETRIE WILLIAM
分类号 H03L7/06 主分类号 H03L7/06
代理机构 代理人
主权项
地址