发明名称 Methods and apparatus for automated generation of abbreviated instruction set and configurable processor architecture
摘要 A systematic approach to architecture and design of the instruction fetch mechanisms and instruction set architectures in embedded processors is described. This systematic approach allows a relaxing of certain restrictions normally imposed by a fixed-size instruction set architecture (ISA) on design and development of an embedded system. The approach also guarantees highly efficient usage of the available instruction storage which is only bounded by the actual information contents of an application or its entropy. The result of this efficiency increase is a general reduction of the storage requirements, or a compression, of the instruction segment of the original application. An additional feature of this system is the full decoupling of the ISA from the core architecture. This decoupling allows usage of a variable length encoding for any size of the ISA without impacting the physical instruction memory organization or layout and branching mechanism as well as tuning of the execution core to the application. A hardware embodiment described herein allows application of the above mentioned high-entropy encoding technique in actual embedded processor using today's technology without posing significant strain on timing requirements.
申请公布号 US7953955(B2) 申请公布日期 2011.05.31
申请号 US20100967662 申请日期 2010.12.14
申请人 ALTERA CORPORATION. 发明人 LARIN SERGEI YURIEVICH;PECHANEK GERALD GEORGE;CONTE THOMAS M.
分类号 G06F12/00;G06F9/30;G06F9/318;G06F9/45 主分类号 G06F12/00
代理机构 代理人
主权项
地址