发明名称 STRUCTURE AND METHOD TO FORM A THERMALLY STABLE SILICIDE IN NARROW DIMENSION GATE STACKS
摘要 An integrated circuit is provided including a narrow gate stack having a width less than or equal to 65 nm, including a silicide region comprising Pt segregated in a region of the silicide away from the top surface of the silicide and towards an lower portion defined by a pulldown height of spacers on the sidewalls of the gate conductor. In a preferred embodiment, the spacers are pulled down prior to formation of the silicide. The silicide is first formed by a formation anneal, at a temperature in the range 250° C. to 450° C. Subsequently, a segregation anneal at a temperature in the range 450° C. to 550° C. The distribution of the Pt along the vertical length of the silicide layer has a peak Pt concentration within the segregated region, and the segregated Pt region has a width at half the peak Pt concentration that is less than 50% of the distance between the top surface of the silicide layer and the pulldown spacer height.
申请公布号 US2011101472(A1) 申请公布日期 2011.05.05
申请号 US20090611946 申请日期 2009.11.04
申请人 INTERNATIONAL BUSINESS MACHINES CORPORATION 发明人 DOMENICUCCI ANTHONY G.;LAVOIE CHRISTIAN;OZCAN AHMET S.
分类号 H01L29/49;H01L21/28 主分类号 H01L29/49
代理机构 代理人
主权项
地址
您可能感兴趣的专利