发明名称 REDUCING POWER-SUPPLY-INDUCED JITTER IN A CLOCK-DISTRIBUTION CIRCUIT
摘要 A system for compensating for power-supply-induced jitter (PSIJ) in a chain of clock buffers within an integrated circuit is described. During operation, the system couples a first supply voltage from a first voltage source to a supply node of each clock buffer in a first chain of clock buffers. Note that a change in the first supply voltage causes a change in a first propagation delay associated with the first chain of the clock buffers. The system also couples a second chain of clock buffers in series with the first chain of clock buffers. The system then couples the first voltage source to each clock buffer in the second chain of clock buffers through coupling circuitry. Next, the system adjusts the coupling circuitry so that the change in the first supply voltage from the first voltage source causes a change in a second propagation delay associated with the second chain of the clock buffers, wherein the change in the first propagation delay and the change in the second propagation delay are complementary.
申请公布号 US2011102043(A1) 申请公布日期 2011.05.05
申请号 US20100913754 申请日期 2010.10.27
申请人 RAMBUS INC. 发明人 ZERBE JARED;LEIBOWITZ BRIAN;LUO LEI;WILSON JOHN;BHUYAN ANSHUMAN;ALEKSIC MARKO
分类号 H03H11/26 主分类号 H03H11/26
代理机构 代理人
主权项
地址