发明名称 Error-detecting and correcting FPGA architecture
摘要 A method and apparatus are provided for an error-correcting FPGA. ECC data for configuration is generated and programmed into the ECC rows in the configuration memory. While booting, it is determined whether an integrity-check bit is set. If so, an integrity check is performed. If a single-bit error is detected, if the bit error is an erroneous “0” value, the memory location containing the erroneous “0” value is reprogrammed to a “1” value. If the bit error is an erroneous “1,” value, the memory block data is saved in a non-volatile memory block, the configuration memory block containing the error is erased and reprogrammed using the corrected bit. If there is more than one error, an error flag is set. The user reads the status of the error flag through the JTAG port. If the error flag is set then a full reprogramming cycle is initiated.
申请公布号 US7937647(B2) 申请公布日期 2011.05.03
申请号 US20070829335 申请日期 2007.07.27
申请人 ACTEL CORPORATION 发明人 BELLIPADDY VIDYADHARA;BAKKER GREGORY
分类号 G11C29/00;H03M13/00 主分类号 G11C29/00
代理机构 代理人
主权项
地址