发明名称 Vertical channel transistor and method of fabricating the same
摘要 A vertical channel transistor includes a plurality of active pillar patterns extending perpendicularly from the top surface of the substrate toward an upper part. A gate insulating layer is deposited on the side wall of the active pillar pattern and serves as an ion diffusion barrier between the pillar patterns and surrounding lower gate electrodes. The resultant pillar pattern structure is encapsulated with a metal. The resultant pillar pattern is surrounded on all sides by a specified height by a sacrificial layer of Spin-On Dielectric (SOD). The metal layer is etched-back to the height of the sacrificial layer, thus forming the lower gate electrodes. A spacer layer of an insulating mater is deposited surrounding the upper part of the pillar patterns and the sacrificial layer is removed exposing a part of the lower gate electrodes. The exposed gate electrode is etched to facilitate semiconductor integration.
申请公布号 US7935598(B2) 申请公布日期 2011.05.03
申请号 US20080336474 申请日期 2008.12.16
申请人 HYNIX SEMICONDUCTOR INC. 发明人 LEE CHUN-HEE
分类号 H01L21/336 主分类号 H01L21/336
代理机构 代理人
主权项
地址