发明名称 I/O block for high performance memory interfaces
摘要 I/O blocks include input, output, and output enable circuits for interfacing with memory devices. The input circuit includes registers for capturing a double data rate signal, converting it into single data rate signals, and resynchronizing the single data rate signals. Multiple devices may be accessible with each device potentially having a different clock signal for resynchronizing. Another clock signal may be used to align/synchronize resulting signals from multiple devices. The resynchronized single rate signals can be converted into half-rate data signals, and the four half-rate data signals can be provided to resources in the programmable device core. The input circuit also may provide a half-rate clock signal synchronized with the half-rate data signals to the programmable device core. The half rate clock signal can be derived from the full-rate clock signal using a data strobe signal, a full-rate clock signal, or a half-rate clock signal as an input.
申请公布号 US7928770(B1) 申请公布日期 2011.04.19
申请号 US20070935347 申请日期 2007.11.05
申请人 ALTERA CORPORATION 发明人 BELLIS ANDREW;CLARKE PHILIP;HUANG JOSEPH;CHONG YAN;CHU MICHAEL H. M.;ROGE MANOJ B.
分类号 H03K19/096 主分类号 H03K19/096
代理机构 代理人
主权项
地址