发明名称 Clock buffer circuit of semiconductor device configured to generate an internal clock signal
摘要 A clock buffer circuit of a semiconductor device is disclosed which receives an external clock signal and generates an internal clock signal with no duty distortion. The clock buffer circuit includes a first clock buffer for receiving and buffering a normal-phase clock signal, a second clock buffer for receiving and buffering a reverse-phase clock signal, and an internal clock generator for generating an internal clock signal in response to output signals from the first and second clock buffers.
申请公布号 US7928786(B2) 申请公布日期 2011.04.19
申请号 US20100657208 申请日期 2010.01.14
申请人 HYNIX SEMICONDUCTOR INC. 发明人 CHO KWANG JUN
分类号 H03K3/017 主分类号 H03K3/017
代理机构 代理人
主权项
地址