发明名称 Integrated circuit structure, design structure, and method having improved isolation and harmonics
摘要 Disclosed are embodiments of a semiconductor structure, a design structure for the semiconductor structure and a method of forming the semiconductor structure. The embodiments reduce harmonics and improve isolation between the active semiconductor layer and the substrate of a semiconductor-on-insulator (SOI) wafer. Specifically, the embodiments incorporate a trench isolation region extending to a fully or partially amorphized region of the wafer substrate. The trench isolation region is positioned outside lateral boundaries of at least one integrated circuit device located at or above the active semiconductor layer of the SOI wafer and, thereby improves isolation. The fully or partially amorphized region of the substrate reduces substrate mobility, which reduces the charge layer at the substrate/BOX interface and, thereby reduces harmonics. Optionally, the embodiments can incorporate an air gap between the wafer substrate and integrated circuit device(s) in order to further improve isolation.
申请公布号 US7927963(B2) 申请公布日期 2011.04.19
申请号 US20080187415 申请日期 2008.08.07
申请人 INTERNATIONAL BUSINESS MACHINES CORPORATION 发明人 BROWN BRENNAN J.;ELLIOTT JAMES R.;JOSEPH ALVIN J.;NOWAK EDWARD J.
分类号 H01L21/76 主分类号 H01L21/76
代理机构 代理人
主权项
地址