发明名称 System to reduce latency by running a memory channel frequency fully asynchronous from a memory device frequency
摘要 A memory system is provided that reduces latency by running a memory channel fully asynchronous from a memory device frequency. The memory system comprises a memory hub device integrated in a memory module. The memory hub device comprises a command queue that receives a memory access command from an external memory controller via a memory channel at a first operating frequency. The memory system also comprises a memory hub controller integrated in the memory hub device. The memory hub controller reads the memory access command from the command queue at a second operating frequency. By receiving the memory access command at the first operating frequency and reading the memory access command at the second operating frequency an asynchronous boundary is implemented. The first operating frequency is a maximum designed operating frequency of the memory channel and the first operating frequency is independent of the second operating frequency.
申请公布号 US7925824(B2) 申请公布日期 2011.04.12
申请号 US20080019043 申请日期 2008.01.24
申请人 INTERNATIONAL BUSINESS MACHINES CORPORATION 发明人 BRITTAIN MARK A.;GOWER KEVIN C.;MAULE WARREN E.
分类号 G06F12/00 主分类号 G06F12/00
代理机构 代理人
主权项
地址