发明名称 Operation of a non-volatile memory array
摘要 A cache programming operation which requires 2 SRAMs (one for the user and one for the array) may be combined with a multi-level cell (MLC) programming operation which also requires 2 SRAMs (one for caching the data and one for verifying the data), using only a total of two SRAMs (or buffers). One of the buffers (User SRAM) receives and stores user data. The other of the two buffers (Cache SRAM) may perform a caching function as well as a verify function. In this manner, if a program operation fails, the user can have its original data back so that he can try to reprogram it to a different place (address).
申请公布号 US7924628(B2) 申请公布日期 2011.04.12
申请号 US20080292240 申请日期 2008.11.14
申请人 SPANSION ISRAEL LTD 发明人 DANON KOBI;EISEN SHAI;KRYGIER MARCELO
分类号 G11C16/04;G11C7/10;G11C16/06 主分类号 G11C16/04
代理机构 代理人
主权项
地址