发明名称 Modeling and simulating device mismatch for designing integrated circuits
摘要 <p>A user specifies layout styles for devices in a circuit schematic, where the layout styles capture features of device arrangements and device correlations. The resulting layout can be simulated by using a computer so that one or more performance metrics can be evaluated for the circuit. In some cases, test chips may be used to determine device correlations for arrangements corresponding to different layout styles.</p>
申请公布号 EP2306348(A1) 申请公布日期 2011.04.06
申请号 EP20100176648 申请日期 2010.09.14
申请人 CADENCE DESIGN SYSTEMS, INC. 发明人 O'RIORDAN, DONALD J.;SCHALDENBRAND, ARTHUR;O'DONOVAN, JOHN
分类号 G06F17/50 主分类号 G06F17/50
代理机构 代理人
主权项
地址