发明名称 Cluster-wide system clock in a multi-tiered full-graph interconnect architecture
摘要 Mechanisms for providing a cluster-wide system clock in a multi-tiered full graph (MTFG) interconnect architecture are provided. Heartbeat signals transmitted by each of the processor chips in the computing cluster are synchronized. Internal system clock signals are generated in each of the processor chips based on the synchronized heartbeat signals. As a result, the internal system clock signals of each of the processor chips are synchronized since the heartbeat signals, that are the basis for the internal system clock signals, are synchronized. Mechanisms are provided for performing such synchronization using direct couplings of processor chips within the same processor book, different processor books in the same supernode, and different processor books in different supernodes of the MTFG interconnect architecture.
申请公布号 US7921316(B2) 申请公布日期 2011.04.05
申请号 US20070853522 申请日期 2007.09.11
申请人 INTERNATIONAL BUSINESS MACHINES CORPORATION 发明人 ARIMILLI LAKSHMINARAYANA B.;ARIMILLI RAVI K.;DRERUP BERNARD C.;JOYNER JODY B.;LEWIS JERRY D.
分类号 G06F1/00;G06F1/04;G06F1/12 主分类号 G06F1/00
代理机构 代理人
主权项
地址
您可能感兴趣的专利