发明名称 VIA CONTACT STRUCTURES AND METHODS FOR INTEGRATED CIRCUITS
摘要 A method for fabricating an integrated circuit device includes providing a semiconductor substrate having a first region and a second region, e.g., peripheral region. The method forms a stop layer overlying the first and second regions and a low k dielectric layer (e.g., k<2.9) overlying the stop layer in the first and second regions. The method forms a cap layer overlying the low k dielectric layer. In an embodiment, the method initiates formation of a plurality of via structures within a first portion of the low k dielectric layer overlying the first region and simultaneously initiates formation of an isolated via structure for in the second region of the semiconductor substrate, using one or more etching processes. The method includes ceasing formation of the plurality of via structures within the first portion and ceasing formation of the isolated via structure in the second region when one or more portions of stop layer have been exposed.
申请公布号 US2011074036(A1) 申请公布日期 2011.03.31
申请号 US20100885248 申请日期 2010.09.17
申请人 SEMICONDUCTOR MANUFACTURING INTERNATIONAL (SHANGHAI) CORPORATION 发明人 CHEN MAN HUA;CHENG LIEN HUNG
分类号 H01L29/06;H01L21/66;H01L21/768 主分类号 H01L29/06
代理机构 代理人
主权项
地址