发明名称 Automated digital circuit design tool that reduces or eliminates adverse timing constraints due to an inherent clock signal skew, and applications thereof
摘要 The present invention provides an automated digital circuit design tool that reduces or eliminates adverse timing constraints due to an inherent clock signal skew, and applications thereof. In an embodiment, an automated design tool according to the invention generates a clocking system that includes a clock signal generator, control logic, enable logic, and at least one clock gater. The clock signal generator generates a clock signal that is distributed to various logic blocks of the digital circuit using a buffered clock tree. The enable logic receives input values from the control logic and provides a control signal to the clock gater. When enabled, the clock gater allows a clock signal to pass through to multiple registers. An early clock signal is provided to register(s) in the control logic, which allows for an increased clock frequency while still meeting timing constraints.
申请公布号 US7917882(B2) 申请公布日期 2011.03.29
申请号 US20070976713 申请日期 2007.10.26
申请人 MIPS TECHNOLOGIES, INC. 发明人 PANIGRAHI AVISHEK;BANERJEE SOUMYA;CHANAK, JR. THOMAS STEPHEN
分类号 G06F17/50 主分类号 G06F17/50
代理机构 代理人
主权项
地址