发明名称 Capacitive multidrop bus compensation
摘要 The signal integrity of a high speed heavily loaded multidrop memory bus is often degraded due the numerous impedance mismatches. The impedance mismatches causes the bus to exhibit a nonlinear frequency response, which diminishes signal integrity and limits the bandwidth of the bus. A compensating element, such as a capacitor which ties the bus to a reference plane (e.g., a ground potential), or an inductor wired in series with the bus, is located approximately midway between the memory controller and the memory slots. The use of the compensating element equalizes signal amplitudes and minimizes phase errors of signals in an interested frequency range and diminishes the amplitudes of high frequency signals which exhibit high degrees of phase error. The resulting bus structure has increased desirable harmonic content with low phase error, thereby permitting the bus to exhibit better rise time performance and permitting a higher data transfer rate.
申请公布号 US7913005(B2) 申请公布日期 2011.03.22
申请号 US20080263681 申请日期 2008.11.03
申请人 ROUND ROCK RESEARCH, LLC 发明人 GREEFF ROY;LEE TERRY R.
分类号 G06F13/00;G06F13/40;H01P5/08;H03B1/00;H03H7/38;H03K3/00 主分类号 G06F13/00
代理机构 代理人
主权项
地址