发明名称 CLOCK RECOVERY CIRCUIT AND DATA RECOVERY CIRCUIT
摘要 A serial input signal is sampled in synchronization with a plurality of first clock signals to obtain a plurality of sampling data pieces. A phase comparison circuit outputs a serial phase information signal based on the sampling data pieces. A serial-parallel conversion circuit performs a serial-to-parallel conversion on the serial phase information signal in synchronization with a second clock signal having a lower frequency, to output a parallel phase information signal. A digital filtering circuit calculates phase deviation and phase advance-delay signals based on the parallel phase information signal in synchronization with the second clock signal. By these signals, a phase control amount processing circuit generates a phase control signal. The phase control signal is in synchronization with third clock signals having a higher frequency. A phase interpolation circuit adjusts the phases of the third clock signals based on the phase control signal to output the first clock signals.
申请公布号 US2011064176(A1) 申请公布日期 2011.03.17
申请号 US20100717449 申请日期 2010.03.04
申请人 KABUSHIKI KAISHA TOSHIBA 发明人 TAKADA SHUICHI
分类号 H04L7/00 主分类号 H04L7/00
代理机构 代理人
主权项
地址