发明名称 DIRECT DIGITAL INTERPOLATIVE SYNTHESIS
摘要 A clock synthesis circuit includes a delta sigma modulator that receives a divide ratio and generates an integer portion and a digital quantization error (a fractional portion). A fractional-N divider divides a received signal according to a divide control value corresponding to the integer portion and generates a divided signal. A phase interpolator adjusts a phase of the divided signal according to the digital quantization error to thereby reduce noise associated with the fractional-N divider.
申请公布号 US2011057693(A1) 申请公布日期 2011.03.10
申请号 US20100947115 申请日期 2010.11.16
申请人 HUANG YUNTENG 发明人 HUANG YUNTENG
分类号 H03L7/08 主分类号 H03L7/08
代理机构 代理人
主权项
地址