发明名称 Semiconductor device having fuse circuit and control method thereof
摘要 An internal voltage adjusting circuit of a semiconductor memory device processes a period from activation to deactivation of a reset bar signal by dividing the period into a first period to a third period. In the first period, a peripheral circuit voltage is stabilized to a lowest value to suppress power consumption. In the second period in which a power source voltage is stabilized, the peripheral circuit voltage is set to a highest value to read out optimum internal voltage values from a fuse circuit in a stable manner. In the third period after reading out the optimum internal voltage values, the peripheral circuit voltage is returned to the lowest value to suppress the power consumption. When the reset bar signal is deactivated, the peripheral circuit voltage is set based on the optimum internal voltage values read out from the fuse circuit.
申请公布号 US2011057719(A1) 申请公布日期 2011.03.10
申请号 US20100923166 申请日期 2010.09.07
申请人 ELPIDA MEMORY, INC. 发明人 YOSHIDA KENJI
分类号 G11C5/14;H03H11/40 主分类号 G11C5/14
代理机构 代理人
主权项
地址