发明名称 Method and apparatus for integrated circuit design model performance evaluation using basic block vector clustering and fly-by vector clustering
摘要 A test system or simulator includes an enhanced IC test application sampling software program that executes test application software on a semiconductor die IC design model. The enhanced test application sampling software may include trace, simulation point, CPI error, clustering, instruction budgeting, and other programs. The enhanced test application sampling software generates basic block vectors (BBVs) and fly-by vectors (FBVs) from instruction trace analysis of test application software workloads. The enhanced test application sampling software utilizes the microarchitecture dependent information to generate the FBVs to select representative instruction intervals from the test application software. The enhanced test application sampling software generates a reduced representative test application software program from the BBV and FBV data utilizing a global instruction budgeting analysis method. Designers use the test system with enhanced test application sampling software to evaluate IC design models by using the representative test application software program.
申请公布号 US7904870(B2) 申请公布日期 2011.03.08
申请号 US20080112035 申请日期 2008.04.30
申请人 INTERNATIONAL BUSINESS MACHINES CORPORATION 发明人 BELL, JR. ROBERT H.;CHEN WEN-TZER THOMAS;INDUKURU VENKAT RAJEEV;SESHADRI PATTABI MICHAEL;VALLURI MADHAVI GOPAL
分类号 G06F9/455 主分类号 G06F9/455
代理机构 代理人
主权项
地址