发明名称 DATA OUTPUT CONTROL CIRCUIT OF A DOUBLE DATA RATE (DDR) SYNCHRONOUS SEMICONDUCTOR MEMORY DEVICE RESPONSIVE TO A DELAY LOCKED LOOP (DLL) CLOCK
摘要 A semiconductor memory device using system clock with a high frequency can maintain a constant operation margin even in the change of operation environments including voltage level, temperature, and process. The semiconductor memory device includes an output control signal generator configured to be responsive to a read pulse that is activated in response to a read command, to generate an odd number of first output source signals corresponding to a rising edge of a system clock and a even number of second output source signals corresponding to a falling edge of the system clock, and an output enable signal generator configured to generate a first rising enable signal and a falling enable signal on the basis of the first output source signal and generate a second rising enable signal on the basis of the second output source signal, according to column address strobe (CAS) latencies, the first rising enable signal being activated earlier than the second rising enable signal by a half cycle of the system clock.
申请公布号 US2011051531(A1) 申请公布日期 2011.03.03
申请号 US20100940727 申请日期 2010.11.05
申请人 BYUN HEE-JIN 发明人 BYUN HEE-JIN
分类号 G11C7/22;G11C7/10 主分类号 G11C7/22
代理机构 代理人
主权项
地址