发明名称 Power conservation via DRAM access
摘要 Power conservation via DRAM access reduction is provided by a buffer/mini-cache selectively operable in a normal mode and a buffer mode. In the buffer mode, entered when CPUs begin operating in low-power states, non-cacheable accesses (such as generated by a DMA device) matching specified physical address ranges, or having specific characteristics of the accesses themselves, are processed by the buffer/mini-cache, instead of by a memory controller and DRAM. The buffer/mini-cache processing includes allocating lines when references miss, and returning cached data from the buffer/mini-cache when references hit. Lines are replaced in the buffer/mini-cache according to one of a plurality of replacement policies, including ceasing replacement when there are no available free lines. In the normal mode, entered when CPUs begin operating in high-power states, the buffer/mini-cache operates akin to a conventional cache and non-cacheable accesses are not processed therein.
申请公布号 US7899990(B2) 申请公布日期 2011.03.01
申请号 US20060559192 申请日期 2006.11.13
申请人 ORACLE AMERICA, INC. 发明人 MOLL LAURENT R.;SONG SEUNGYOON PETER;GLASKOWSKY PETER N.;CHENG YU QING
分类号 G06F13/00 主分类号 G06F13/00
代理机构 代理人
主权项
地址