发明名称 CHIP PACKAGE AND FABRICATION METHOD THEREOF
摘要 The invention provides a chip package and fabrication method thereof. In one embodiment, the chip package includes: a semiconductor substrate having opposite first and second surfaces, at least one bond pad region and at least one device region; a plurality of conductive pad structures disposed on the bond pad region at the first surface of the semiconductor substrate; a plurality of heavily doped regions isolated from one another, underlying and electrically connected to the conductive pad structures; and a plurality of conductive bumps underlying the heavily doped regions and electrically connected to the conductive pad structures through the heavily-doped regions.
申请公布号 US2011042807(A1) 申请公布日期 2011.02.24
申请号 US20100940607 申请日期 2010.11.05
申请人 发明人 LIU CHIEN-HUNG;CHOU CHENG-TE
分类号 H01L23/48;H01L21/50 主分类号 H01L23/48
代理机构 代理人
主权项
地址