发明名称 Ultra-efficient hardware-based decimation technique
摘要 The present invention is directed to a quick, low-distortion and efficient reduction in sample rate requiring minimal logic. An IF signal is passed into an analog-to-digital converter. The converted signal is mixed with the combination of an in-phase and a quadrature component. The mixed signal is then split into an in-phase signal and a quadrature signal. The quadrature signal is interpolated to form a new signal aligned in time to the in-phase signal. Alternatively, the in-phase signal is interpolated to form a new signal aligned in time to the quadrature signal. The interpolation may comprise linear interpolation or parabolic interpolation. The simplified signal processing reduces the sample rate of the signal and the interpolation reduces aliasing introduced by the simplification. One advantage of this approach is that only half of the signal needs to be processed.
申请公布号 US7894552(B1) 申请公布日期 2011.02.22
申请号 US20070879457 申请日期 2007.07.16
申请人 ROCKWELL COLLINS, INC. 发明人 GRAF JOSEPH T.
分类号 H03D1/00 主分类号 H03D1/00
代理机构 代理人
主权项
地址