发明名称 Method of fabricating a MOS transistor with double sidewall spacers in a peripheral region and single sidewall spacers in a cell region
摘要 An improved source/drain junction configuration in a metal-oxide semiconductor transistor is provided, as well as a novel method for fabricating this junction. This configuration employs gate double sidewall spacers in the peripheral region and gate single sidewall spacers in the cell array region. The double sidewall spacers are advantageously formed to suppress the short channel effect, to prevent current leakage, and to reduce sheet resistance. The insulating layer used to form the second spacers in the peripheral region remains in the cell array region and serves as an etching stopper during the etching step of interlayer insulating layer for contact opening formation and also serves as a barrier layer during the step of silicidation formation. As a result the fabrication process of the resulting device is simplified.
申请公布号 US7888198(B1) 申请公布日期 2011.02.15
申请号 US19990313659 申请日期 1999.05.18
申请人 SAMSUNG ELECTRONICS CO., LTD. 发明人 YANG WON-SUK;KIM KI-NAM;CHO CHANG-HYUN
分类号 H01L21/00;H01L21/336;H01L21/8234;H01L21/8238;H01L21/8242;H01L27/092;H01L27/108 主分类号 H01L21/00
代理机构 代理人
主权项
地址