发明名称 DIGITAL LOGIC CIRCUIT, SHIFT REGISTER AND ACTIVE MATRIX DEVICE
摘要 A digital logic circuit includes a plurality of transistors of a same conduction type. In at least one embodiment, a first transistor has a source, gate and drain connected to a first circuit node, a second circuit node and a first power supply line, respectively. A second transistor has a source, gate and drain connected to the second node, the first node and the first supply line, respectively. A third transistor has a drain connected to the first node. A fourth transistor has a gate and drain connected to a third circuit node and the second circuit node, respectively. A fifth transistor has a gate and drain connected to the first and third nodes, respectively. Such a circuit may be used, for example, as a latch in a shift register of an active matrix addressing arrangement.
申请公布号 US2011033022(A1) 申请公布日期 2011.02.10
申请号 US20090736488 申请日期 2009.03.27
申请人 ZEBEDEE PATRICK;RAJENDRA JAGANATH 发明人 ZEBEDEE PATRICK;RAJENDRA JAGANATH
分类号 G11C19/00;H01L25/00 主分类号 G11C19/00
代理机构 代理人
主权项
地址