发明名称 SEMICONDUCTOR MEMORY DEVICE
摘要 A semiconductor memory device includes a memory cell provided at an intersection of a word line and a bit line, a precharge circuit connected to the bit line, a column select circuit controlled in accordance with a write control signal, and a clamp circuit provided as a write circuit. The clamp circuit includes a transistor configured to control the potential of a selected bit line to a first potential (e.g., 0 V), and a variable capacitor configured to control the potential of the selected bit line to a second potential (e.g., a negative potential) which is lower than the first potential. The capacitance of the variable capacitor decreases when a power supply voltage is increased, whereby the amount of a decrease from the first potential to the second potential is reduced.
申请公布号 US2011032779(A1) 申请公布日期 2011.02.10
申请号 US20100910254 申请日期 2010.10.22
申请人 PANASONIC CORPORATION 发明人 AIHARA TOMOYUKI;SHIRAHAMA MASANORI;YAMAGAMI YOSHINOBU;KURUMADA MAREFUSA;SUZUKI TOSHIKAZU
分类号 G11C7/12 主分类号 G11C7/12
代理机构 代理人
主权项
地址