发明名称 Reconfigurable high-performance texture pipeline with advanced filtering
摘要 Circuits, methods, and apparatus that provide texture caches and related circuits that store and retrieve texels in a fast and efficient manner. One such texture circuit provides an increased number of bilerps for each pixel in a group of pixels, particularly when trilinear or aniso filtering is needed. For trilinear filtering, texels in a first and second level of detail are retrieved for a number of pixels during a clock cycle. When aniso filtering is performed, multiple bilerps can be retrieved for each of a number of pixels during one clock cycle.
申请公布号 US7884831(B2) 申请公布日期 2011.02.08
申请号 US20100689939 申请日期 2010.01.19
申请人 NVIDIA CORPORATION 发明人 MINKIN ALEXANDER L.;MCCORMACK JOEL J.;HECKBERT PAUL S.;TOKSVIG MICHAEL J. M.;CHANG LUKE Y.;ABDALLA KARIM;HONG BO;BERENDSEN JOHN W.;DONAVAN WALTER;KILGARIFF EMMETT M.
分类号 G06T17/00;G06K9/32;G06K9/40;G06K9/64;G06T11/40;G09G5/00;G09G5/02 主分类号 G06T17/00
代理机构 代理人
主权项
地址