发明名称 Multi-core multi-thread processor
摘要 A processor is provided. The processor includes at least two cores. The at least two cores have a first level cache memory and are multi-threaded. A crossbar is included. A plurality of cache bank memories in communication with the at least two cores through the crossbar is provided. Each of the plurality of cache bank memories communicates with a main memory interface. A plurality of input/output interface modules in communication with the main memory interface and providing a link to the at least two cores are included. The link bypasses the plurality of cache bank memories and the crossbar. Threading hardware configured to enable the at least two cores to switch from a first thread to a second thread in a manner hiding delays caused by cache accesses is included. A server and a method for determining when to switch threads in a multi-core multi-thread environment are included.
申请公布号 US7873785(B2) 申请公布日期 2011.01.18
申请号 US20040855233 申请日期 2004.05.26
申请人 ORACLE AMERICA, INC. 发明人 OLUKOTUN KUNLE A.
分类号 G06F12/08;G06F9/30;G06F9/315;G06F9/38;G06F15/78 主分类号 G06F12/08
代理机构 代理人
主权项
地址