发明名称 PROCEDE DE FABRICATION AUTOMATISEE D'UN CIRCUIT ELECTRONIQUE ADAPTE POUR DETECTER OU MASQUER DES FAUTES PAR REDONDANCE TEMPORELLE, PROGRAMME D'ORDINATEUR ET CIRCUIT ELECTRONIQUE ASSOCIES
摘要 A method for the automated manufacture of an electronic circuit tolerant to faults by temporal redundancy of maximum order N, comprising a step implemented by computer, which involves replacing any memory cell of the circuit with a memory block (40) comprising a chain of memory cells in series, and a selection block which selects, in a temporal redundancy mode of order n1, n1 ∈ [1,N], as output data of the memory block, the majority content of n1 cells of the block, and can further deliver a fault signal if the content of the n1 cells differs. Said method is characterised in that the inserted memory blocks allow dynamic switching from a temporal redundancy mode of order n1 to any other mode of order n2. Said method for N=2, in association with a recording mechanism with backward recovery, makes it possible to mask an error with only double redundancy instead of triple redundancy.
申请公布号 FR3023038(B1) 申请公布日期 2016.07.22
申请号 FR20140056080 申请日期 2014.06.27
申请人 INRIA INSTITUT NATIONAL DE RECHERCHE EN INFORMATIQUE ET EN AUTOMATIQUE;UNIVERSITE JOSEPH FOURIER 发明人 FRADET PASCAL;BURLYAEV DMITRY;GIRAULT ALAIN
分类号 G06F17/50 主分类号 G06F17/50
代理机构 代理人
主权项
地址