发明名称 GATE PATTERNING OF NANO-CHANNEL DEVICES
摘要 Methodologies and gate etching processes are presented to enable the fabrication of gate conductors of semiconductor devices, such as NFETs and/or PFETs, which are equipped with nano-channels. In one embodiment, a sacrificial spacer of equivalent thickness to the diameter of the gate nano-channel is employed and is deposited after patterning the gate conductor down to the gate dielectric. The residue gate material that is beneath the nano-channel is removed utilizing a medium to high density, bias-free, fluorine-containing or fluorine- and chlorine-containing isotropic etch process without compromising the integrity of the gate. In another embodiment, an encapsulation/passivation layer is utilized. In yet further embodiment, no sacrificial spacer or encapsulation/passivation layer is used and gate etching is performed in an oxygen and nitrogen-free ambient.
申请公布号 US2011006367(A1) 申请公布日期 2011.01.13
申请号 US20100886139 申请日期 2010.09.20
申请人 INTERNATIONAL BUSINESS MACHINES CORPORATION 发明人 FULLER NICHOLAS C.M.;BANGSARUNTIP SARUNYA;COHEN GUY;ENGELMANN SEBASTIAN U.;SEKARIC LIDIJA;YANG QINGYUN;ZHANG YING
分类号 H01L27/12 主分类号 H01L27/12
代理机构 代理人
主权项
地址