发明名称 Methods of forming field effect transistors having silicided source/drain contacts with low contact resistance
摘要 Methods of forming integrated circuit devices according to embodiments of the present invention include forming a PMOS transistor having P-type source and drain regions, in a semiconductor substrate, and then forming a diffusion barrier layer on the source and drain regions. A silicon nitride layer is deposited on at least portions of the diffusion barrier layer that extend opposite the source and drain regions. Hydrogen is removed from the deposited silicon nitride layer by exposing the silicon nitride layer to ultraviolet (UV) radiation. This removal of hydrogen may operate to increase a tensile stress in a channel region of the field effect transistor. This UV radiation step may be followed by patterning the first and second silicon nitride layers to expose the source and drain regions and then forming silicide contact layers directly on the exposed source and drain regions.
申请公布号 US7863201(B2) 申请公布日期 2011.01.04
申请号 US20090402816 申请日期 2009.03.12
申请人 SAMSUNG ELECTRONICS CO., LTD.;INTERNATIONAL BUSINESS MACHINES CORPORATION;INFINEON TECHNOLOGIES NORTH AMERICA CORP.;INFINEON TECHNOLOGIES AG 发明人 JEONG YONG-KUK;SUH BONG-SEOK;YU DONG-HEE;KWON OH-JUNG;KIM SEONG-DONG;KWON O SUNG
分类号 H01L21/31;H01L21/00;H01L21/469 主分类号 H01L21/31
代理机构 代理人
主权项
地址