发明名称 Multi-core multi-thread processor
摘要 In one embodiment, a processor is provided. The processor includes at least two cores, where each of the cores include a first level cache memory. Each of the cores are multi-threaded. In another embodiment, each of the cores includes four threads. In another embodiment a crossbar is included. A plurality of cache bank memories in communication with the at cores through the crossbar is provided. Each of the plurality of cache bank memories are in communication with a main memory interface. In another embodiment a buffer switch core in communication with each of the plurality of cache bank memories is also included. A server and a method for optimizing the utilization of a multithreaded processor core are also provided.
申请公布号 US7865667(B2) 申请公布日期 2011.01.04
申请号 US20070686317 申请日期 2007.03.14
申请人 ORACLE AMERICA, INC. 发明人 KOHN LESLIE D.;OLUKOTUN KUNIE A.;WONG MICHAEL K.
分类号 G06F12/00;G06F13/00;G06F1/32;G06F9/30;G06F9/38;G06F9/46;G06F11/10;G06F12/08;G06F12/16;G06F13/14;G06F13/16;G06F13/38;G06F15/16;G06F15/167;G06F15/173;G06F15/78;G06F21/00;G09C1/00;G11C11/4074;H04L12/56;H04L29/06 主分类号 G06F12/00
代理机构 代理人
主权项
地址