发明名称 PHASE LOCK LOOP CIRCUIT
摘要 A phase lock loop (PLL) circuit is provided. A voltage controlled oscillator (VCO) generates an output clock signal based on a control voltage. A controller provides a first digital control word, a second digital control word and a loop factor. A frequency modifier is coupled to the output clock signal, controlled by the controller to divide the output clock signal by the loop factor to generate a feedback frequency. A charge pump is controlled by the up signal and down signal to generate a charge pump current, comprising a first digital to analog converter (DAC) to generate a first current based on the first digital control word when the up signal is asserted. A second DAC generates a second current based on a second digital control word when the down signal is asserted. The controller defines a first relationship between the first digital control word and the loop factor, and the controller defines a second relationship between the second digital control word and the loop factor.
申请公布号 US2010321119(A1) 申请公布日期 2010.12.23
申请号 US20090489637 申请日期 2009.06.23
申请人 FORTEMEDIA, INC. 发明人 WU LI-TE;SHIH CHENG-FENG
分类号 H03L7/08 主分类号 H03L7/08
代理机构 代理人
主权项
地址