发明名称 Strobe technique for test of digital signal timing
摘要 A test system timing method simulates the timing of a synchronous clock on the device under test. Strobe pulses can be generated by routing an edge generator to delay elements with incrementally increasing delay values. A data signal or synchronous clock signal can be applied to the input of each of a set of latches which are clocked by the strobe pulses. An encoder can convert the series of samples which are thereby latched to a word representing edge time and polarity of the sampled signal. If the sampled signal is a data signal, the word can be stored in memory. If the sampled signal is a clock signal, the word is routed to a clock bus and used to address the memory. The difference between clock edge time and data edge time is provided and can be compared against expected values.
申请公布号 US7856578(B2) 申请公布日期 2010.12.21
申请号 US20050234542 申请日期 2005.09.23
申请人 TERADYNE, INC. 发明人 SARTSCHEV RONALD A.;WALKER ERNEST P.
分类号 G11B5/00;G01R31/28 主分类号 G11B5/00
代理机构 代理人
主权项
地址