发明名称 PARTITIONED REPLACEMENT FOR CACHE MEMORY
摘要 In a particular embodiment, a circuit device includes a translation look-aside buffer (TLB) configured to receive a virtual address and to translate the virtual address to a physical address of a cache having at least two partitions. The circuit device also includes a control logic circuit adapted to identify a partition replacement policy associated with the identified one of the at least two partitions based on a partition indicator. The control logic circuit controls replacement of data within the cache according to the identified partition replacement policy in response to a cache miss event.
申请公布号 WO2010144832(A1) 申请公布日期 2010.12.16
申请号 WO2010US38355 申请日期 2010.06.11
申请人 QUALCOMM INCORPORATED;PLONDKE, ERICH JAMES;CODRESCU, LUCIAN;INGLE, AJAY ANANT 发明人 PLONDKE, ERICH JAMES;CODRESCU, LUCIAN;INGLE, AJAY ANANT
分类号 G06F12/10;G06F12/12 主分类号 G06F12/10
代理机构 代理人
主权项
地址