发明名称 Receiver for differential and reference voltage signaling with programmable common mode
摘要 In one embodiment of the invention, a receiver has two mux circuits, two receiver circuits, and a mixer. The muxes select first and second input signals for the receiver circuits. A p-type transistor in a transmission gate in each mux is connected (i) at its channel nodes between a pad and the mux output and (ii) to receive a control signal at its gate node. Control circuitry for the p-type transistor implements a threshold reduction filter that ensures that a maximum voltage level at the mux output is at least a threshold below the mux's power supply voltage. Based on first and second input signals, the first receiver circuit generates first and second intermediate signals, and the second receiver circuit generates third and fourth intermediate signals. The mixer circuit combines the intermediate signals to generate first and second output signals, wherein the first and second receiver circuits effectively operate over different ranges of common-mode voltages.
申请公布号 US7844243(B1) 申请公布日期 2010.11.30
申请号 US20090402751 申请日期 2009.03.12
申请人 LATTICE SEMICONDUCTOR CORPORATION 发明人 ANDREWS WILLIAM B.;SCHADT JOHN
分类号 H04B1/28;H04B1/16 主分类号 H04B1/28
代理机构 代理人
主权项
地址