发明名称 Method of fabricating short-gate-length electrodes for integrated III-V compound semiconductor devices
摘要 A method of fabricating short-gate-length electrodes for integrated III-V compound semiconductor devices, particularly for integrated HBT/HEMT devices on a common substrate is disclosed. The method is based on dual-resist processes, wherein a first thin photo-resist layer is utilized for defining the gate dimension, while a second thicker photo-resist layer is used to obtain a better coverage on the surface for facilitating gate metal lift-off. The dual-resist method not only reduces the final gate length, but also mitigates the gate recess undercuts, as compared with those fabricated by the conventional single-resist processes. Furthermore, the dual-resist method of the present invention is also beneficial for the fabrication of multi-gate device with good gate-length uniformity.
申请公布号 US7842591(B2) 申请公布日期 2010.11.30
申请号 US20080153206 申请日期 2008.05.15
申请人 WIN SEMICONDUCTORS CORP. 发明人 LIN CHENG-KUO;CHAO CHIA-LIANG;TU MING-CHANG;TSAI TSUNG-CHI;WANG YU-CHI
分类号 H01L21/28 主分类号 H01L21/28
代理机构 代理人
主权项
地址