发明名称 High speed digital phase/frequency comparator for phase locked loops
摘要 An apparatus and method for detecting a phase difference between an input signal and a reference signal in an all-digital phase locked loop (PLL) are provided. In a preferred embodiment, an N-stage tapped delay line and N-bit parallel latch are used to create a snapshot of the input signal by latching the output of the tapped delay line using the reference signal to clock the latch. An edge detector and encoder circuit translate the latched snapshot into a numerical phase difference value. A difference between this phase difference value and a desired phase difference is calculated and then added to an accumulator. The result in the accumulator is a numerical phase error value that can be fed to a numerically controlled oscillator (NCO). The output of the NCO can, in turn, be fed back into the phase/frequency comparator as the input signal, thus forming a fully-digital PLL.
申请公布号 US7839178(B2) 申请公布日期 2010.11.23
申请号 US20030625386 申请日期 2003.07.23
申请人 SEAGATE TECHNOLOGY LLC 发明人 CHAUHAN SUNDEEP
分类号 H03D13/00;H03L7/091;H03L7/099 主分类号 H03D13/00
代理机构 代理人
主权项
地址