发明名称 DRAM TUNNELING ACCESS TRANSISTOR
摘要 In one embodiment, a first transistor is comprised of a first p+ source region doped in an n-well in the substrate and a first n+ drain region doped on one side at the top of the pillar. A second transistor is comprised of a second p+ source region doped into the second side of the top of the pillar and serially coupled to the top drain region for the first transistor. A second n+ drain region is doped into the substrate adjacent the pillar. Ultra-thin body layer run along each pillar sidewall between their respective active regions. A gate structure is formed along the pillar sidewalls and over the body layers. The transistors operate by electron tunneling from the source valence band to the gate bias-induced n-type channels, along the ultra-thin silicon bodies, thus resulting in a drain current.
申请公布号 US2010289559(A1) 申请公布日期 2010.11.18
申请号 US20100843392 申请日期 2010.07.26
申请人 MICRON TECHNOLOGY, INC. 发明人 FORBES LEONARD
分类号 G05F3/02 主分类号 G05F3/02
代理机构 代理人
主权项
地址