发明名称 Semiconductor LSI circuit and a method for fabricating the semiconductor LSI circuit
摘要 Basic logic gates are formed in a small area, and a highly integrated and microscopic structure is provided. In an nMOSFET and a pMOSFET, gate electrodes are formed facing each other and sandwiching a semiconductor region via gate insulting layers. Respective drain regions of the nMOSFET and the pMOSFET are connected to each other. A high potential is applied to a source region of the pMOSFET while an intermediate potential between the high and a low potential is applied to a source region of the nMOSFET. As a result, a NAND gate is provided. The intermediate potential between the high and the low potential is applied to the source region of the pMOSFET. The low potential is applied to the source region of the nMOSFET. As a result, a NOR gate is provided.
申请公布号 US7834358(B2) 申请公布日期 2010.11.16
申请号 US20090318739 申请日期 2009.01.07
申请人 KABUSHIK KAISHA TOSHIBA 发明人 MATSUZAWA KAZUYA
分类号 H01L27/092;H01L29/41 主分类号 H01L27/092
代理机构 代理人
主权项
地址