发明名称 Synchronous detecting circuit
摘要 In a synchronous detection circuit, an interpolation circuit regulates an interpolation calculation coefficient based on phase shift information when carrying out interpolation calculation processing over a digitally converted received signal. A sampling circuit samples interpolation data using a recovered clock as a reference and two clocks having phases which are advanced and delayed with respect to the recovered clock. A phase shift detecting circuit monitors a phase shift using three sampling data output from the sampling circuit and outputting phase shift information to the interpolation circuit when detecting a predetermined phase shift. A demodulating circuit performs demodulation processing using the data subjected to the sampling with the recovered clock output from the sampling circuit. Where a synchronous shift is detected, the interpolation circuit performs regulation to match a timing having a maximum signal-to-noise ratio and the recovered clock based on the amount of the phase shift.
申请公布号 US7831004(B2) 申请公布日期 2010.11.09
申请号 US20070761849 申请日期 2007.06.12
申请人 PANASONIC CORPORATION 发明人 IMAHASHI NAOYA;HOASHI MASAKAZU;BABA JUNNEI;YAMAMOTO YOSHIHITO
分类号 H04L7/00 主分类号 H04L7/00
代理机构 代理人
主权项
地址