发明名称 Semiconductor Memory and Program
摘要 A memory wherein the bit reliability of the memory cells can be dynamically varied depending on the application or the memory status, the operation stability is ensured, and thereby a low power consumption and a high reliability are realized. Either a mode (a 1-bit/1-cell mode) in which one bit is composed of one memory cell or a mode (a 1-bit/n-cell mode) in which is composed of n (n is two or more) connected memory cells is dynamically selected. When the 1-bit/n-cell mode is selected, the read/write stability of one bit is enhanced, the cell current during read is increased (read is speeded up), and a bit error, if occurs, is self-corrected. Especially, a pair of CMOS transistors and a control line for performing control so as to permit the CMOS transistors to conduct are added between the data holding nodes of n adjacent memory cells. With this, the word line is controlled, and thereby the operation stability is further improved.
申请公布号 US2010271865(A1) 申请公布日期 2010.10.28
申请号 US20090809684 申请日期 2009.01.07
申请人 YOSHIMOTO MASAHIKO 发明人 YOSHIMOTO MASAHIKO
分类号 G11C11/412 主分类号 G11C11/412
代理机构 代理人
主权项
地址